# High Voltage Green-Mode PWM Controller with BNO Function **REV: 00** #### **General Description** The LD5763K3 is a green mode PWM IC built-in with brown-in/ out functions in a SOP-8 package. It minimizes the component counts, circuit space, and reduces the overall material cost for the power applications. The LD5763K3 features HV start, green-mode power-saving operation, and internal slope compensation, soft-start functions to minimize the power loss and enhance the system performance. With complete protection in it, as OPP (Over Power Protection), OVP (Over Voltage Protection), fast OSCP (Output Short Circuit Protection) and brown-in/out protection, LD5763K3 prevents the circuit from being damaged under abnormal conditions. Furthermore, the LD5763K3 features frequency swapping and soft driving function to reduce the noise and improve EMI. #### **Features** - High-Voltage (690V) Startup Circuit - Built- in X-Cap Discharge on HV pin - OVP (Over Voltage Protection) on VCC - OCP/OPP/OSCP Protections - Smart stabilization system and high efficiency for USB-PD App - Adj. CS\_OTP (Over Temperature Protection) - LPS Protections - +250mA/-500mA Driving Capability #### **Applications** - Switching AC/DC Adaptor and Battery Charger - Open Frame Switching Power Supply # ### **Pin Configuration** SOP-8 (TOP VIEW) YY: Year code WW: Week code PP: Production code **Ordering Information** | Part number | Package | Top Mark | Shipping | |-------------|---------|------------|-------------------| | LD5763K3 | SOP-8 | LD5763K3GS | 2500 /tape & reel | The LD5763K3 is ROHS compliant/Green Packaged. #### **Protection Mode** | Part number | VCC_OVP | OSCP | OPP | ОСР | CS_OTP | |-------------|--------------|--------------|--------------|--------------|--------------| | LD5763K3 | Auto-Restart | Auto-Restart | Auto-Restart | Auto-Restart | Auto-Restart | ### **Pin Descriptions** | PIN | NAME | FUNCTION | |-----|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | FB | Auxiliary voltage sense, output voltage protection and quasi resonant detection. | | 2 | COMP | Voltage feedback pin. Connect a photo-coupler with it to close the control loop and achieve the regulation. | | 3 | cs | Current sense pin, connect it to sense the MOSFET current | | 4 | GND | Ground | | 5 | OUT | Gate drive output to drive the external MOSFET | | 6 | VCC | Supply voltage pin | | 7 | NC | Unconnected Pin | | 8 | HV | Connect this pin to line/ neutral of AC main voltage through a resistor to provide the startup current for the controller. If VCC voltage increase to trip the point of UVLO(on), this HV loop will be turned off to reduce the power loss on the startup circuit. An internal resistor divider between HV to GND pin will monitor AC line voltage to activate Brown-in/out function. | ### **Absolute Maximum Ratings** | Supply Voltage VCC | -0.3V ~ 83V | |-----------------------------------------------------------|---------------| | HV | -0.3V ~ 690V | | COMP, FB, CS | -0.3V ~ 6V | | OUT | -0.3V ~ 20V | | Maximum Junction Temperature | 150°C | | Storage Temperature Range | -65°C ~ 150°C | | Package Thermal Resistance (SOP-8, $\theta_{\text{JA}}$ ) | 160°C/W | | Power Dissipation (SOP-8, at Ambient Temperature = 85°C) | 250mW | | Lead temperature (Soldering, 10sec) | 260°C | | ESD Voltage Protection, Human Body Model (except HV Pin) | 2.5KV | | ESD Voltage Protection, Machine Model (except HV Pin) | 250V | | ESD Voltage Protection, Human Body Model (HV Pin) | 1KV | | ESD Voltage Protection, Machine Model (HV pin) | 200V | | Gate Output Current | +250mA/-500mA | #### Caution: Stress exceeding maximum ratings may damage the device. Maximum ratings are stress ratings only. Functional operation above the recommended operating conditions is not implied. Extended exposure to stress above recommended operating conditions may affect device reliability. ### **Recommended Operating Conditions** | Item | Min. | Max. | Unit | |--------------------------------|------|------|------| | Operating Junction Temperature | -40 | 125 | °C | | Supply VCC Voltage | 10.5 | 55 | V | | HV resistor Value (AC Side) | 20 | 110 | ΚΩ | | HV to GND Capacitor Value | | 300 | pF | | COMP Pin Capacitor | 1 | 10 | nF | | CS Pin Capacitor Value | 47 | 390 | pF | #### **Electrical Characteristics** $(T_A = +25^{\circ}C \text{ unless otherwise stated, VCC=15.0V})$ | PARAMETER | CONDITIONS | SYMBOL | MIN | TYP | MAX | UNITS | |--------------------------------------|----------------------------------------|----------------------|-----|----------------------------|------|-----------------| | High-Voltage Supply (HV Pin) | | | | | | | | High-Voltage Current Source | VCC< UVLO <sub>(ON)</sub> ,<br>HV=500V | I <sub>HV</sub> | 2.5 | 3 | 3.5 | mA | | HV Discharge capability | HV=500V | I <sub>HV_DIS</sub> | 1.0 | 1.5 | 2.0 | mA | | HV Pin Brown-In Level | HV pin =half rectifier wave increase | $V_{\text{HVBO}}$ | 99 | 110 | 120 | V <sub>DC</sub> | | HV Pin Brown-out Level | HV pin = half rectifier wave decrease | $V_{HVBI}$ | 90 | 100 | 110 | V <sub>DC</sub> | | HV Pin BNO Hysteresis | HV <sub>BI</sub> -HV <sub>BO</sub> | $\Delta V_{HV}$ | 7 | 16 | 23 | V <sub>DC</sub> | | Brown-in De-bounce Time | *V <sub>COMP</sub> =3V | T <sub>D_HVBI</sub> | | 150 | | μS | | Brown-out Detection Delay time | V <sub>COMP</sub> =3V | $T_{D\_HVBO}$ | 59 | 68 | 77 | ms | | HV Pin Min. Operation Voltage | VCC=15V (DetVmin = VHV-Vcc = 30V) | V <sub>HV_MIN</sub> | | | 45 | V | | X-Cap discharge Detection Delay time | V <sub>COMP</sub> =3V | T <sub>D_XCAP</sub> | 59 | 68 | 77 | ms | | Supply Voltage (VCC Pin) | | | | | | | | Startup Current | HV=500V | I <sub>CC_ST</sub> | | 25 | 60 | μА | | | V <sub>COMP</sub> =3V | I <sub>CC_OP1</sub> | | 2 | | mA | | Operating Current | V <sub>COMP</sub> =0V | I <sub>CC_OP2</sub> | | 0.37 | | mA | | (with 1nF load on OUT pin) | Auto recover mode | I <sub>CC_OPA</sub> | | 0.32 | | mA | | | Latch mode | I <sub>CC_OPL</sub> | | 0.32 | | mA | | UVLO(OFF) | | V <sub>CC_OFF</sub> | 7.8 | 8.5 | 10.2 | V | | UVLO(ON) | | V <sub>CC_ON</sub> | 15 | 16 | 17 | V | | Holding Voltage | | $V_{HD}$ | | 9.5 | | V | | PDR | | V <sub>CC_PDR</sub> | 6.1 | 6.8 | 7.5 | V | | VCC HVBI Level | HV>HVBI (Fig 1.) | V <sub>CC_HVBI</sub> | | UVLO <sub>OFF</sub><br>+4V | | V | | VCC OVP Level | | VCC_OVP | | 80 | | V | 1/05/2021 | PARAMETER | CONDITIONS | SYMBOL | MIN | TYP | MAX | UNITS | |--------------------------------------------|-----------------------|------------------------|-----|-------|-----|-------| | Oscillator for Switching Free | quency | | | | | | | Frequency | | F <sub>SW</sub> | | 80 | | KHz | | Green Mode Frequency | With fsw swapping | F <sub>SW_GREEN</sub> | 22 | 25 | 28 | KHz | | <b>-</b> | Frequency= 25KHz | F <sub>TRM1</sub> | | 2.5 | | KHz | | Trembling Frequency | Frequency= 80KHz | F <sub>TRM2</sub> | | 6.4 | | KHz | | F <sub>SW</sub> Temp. Stability | -40°C ~105°C | F <sub>SW_TS</sub> | 0 | 3 | 4 | % | | F <sub>SW</sub> Voltage Stability | VCC=8V-(OVP-1V) | F <sub>SW_VS</sub> | 0 | | 1 | % | | Maximum On Time | | DMAX | 73 | 78 | 83 | % | | CS_OTP (Over Temperature | Protection Protection | ) | | | | | | OTP Trip Current Level | VFB=4V, Vo=20V | V <sub>CSOTP4</sub> | 1 | 0.65 | | V | | OTP Sample Delay Time * | | T <sub>D_SAMPLE1</sub> | | 2.7 | | μS | | Current Sensing (CS Pin) | | | | | | | | Limit Voltage | HV<268V | V <sub>CS_MAX1</sub> | | 0.7 | | V | | CS OCP Level | VFB=1V | V <sub>CS_OCP</sub> | | 0.385 | | V | | | Duty≤50% | I <sub>OPP_50</sub> | | 0 | | μА | | OPP Compensation Current | Duty≤20% | I <sub>OPP_20</sub> | | 450 | | μА | | OCP Delay Time | | T <sub>D_OCP</sub> | 360 | 400 | 440 | ms | | Leading Edge Blanking Time | | T <sub>LEB</sub> | | 310 | | ns | | Delay to Output | | T <sub>PD</sub> | | 70 | | ns | | Slope Compensation Level | *0%-DMAX Linearly | V <sub>SLOPE</sub> | | 300 | | mV | | Voltage Feedback (Comp Pi | n) | | | | | | | Input Voltage to Current-Sense Attenuation | * | Av | | 1/2.5 | | V/V | | Short Circuit Current | VFB=1V | I <sub>COMP</sub> | | 0.145 | | mA | | Open Loop Voltage | * | V <sub>COMP_OPEN</sub> | | 3.2 | | V | | Zero Duty Threshold<br>VCOMP | VFB=4V | V <sub>ZDC_4</sub> | | 0.3 | | V | | Zero Duty Hysteresis | VFB=4V | V <sub>ZDCH_4</sub> | | 50 | | mV | | PARAMETER | CONDITIONS | SYMBOL | MIN | TYP | MAX | UNITS | |--------------------------------------|-----------------------------------------|------------------------|-----|----------------------|-----|-------| | Gate Drive Output (OUT Pir | n) | | | | | | | Output Low Level | VCC=15V, Io=20mA | $V_{OL}$ | 0 | | 1 | V | | Output High Level | VCC=15V, Io=20mA | $V_{OH}$ | 8 | | 15 | V | | Rising Time | *Load Capacitance= | Tr | | 250 | | ns | | Falling Time | *Load Capacitance=<br>1000pF | T <sub>f</sub> | | 40 | | ns | | OUT Pin Clamping Voltage | *VCC=21V, 1nF on OUT pin | V <sub>O_CLAMP</sub> | | 10 | | V | | OPP (Over Power Protectio | n) | | | | | | | OPP Trip Level | | V <sub>COMP_OPP</sub> | | 2.6 | | V | | OPP Delay Time | Exclude soft start time | T <sub>D_OPP</sub> | | 40 | | ms | | Soft Start | • | | | | | | | Soft Start Duration(1) | *After OPP, OCP,<br>BNO, OVP is tripped | T <sub>SS1</sub> | 5 | 6 | 7 | ms | | Internal OTP | | | | | | | | OTP Tripped Level(T <sub>OTP</sub> ) | * | TINOTP | | 148 | | °C | | OTP Hysteresis | * | T <sub>INOTP_HYS</sub> | | T <sub>OTP</sub> -30 | | °C | | QRD (Quasi Resonant Dete | ction, FB Pin) | | | | | | | QRD Trip Level | * | $V_{QRD}$ | | 20 | | μА | | QRD Delay Time | * | T <sub>QRD</sub> | | 100 | | ns | | QRD Window Time | Frequency= 80KHz | $T_{D\_QRDWD}$ | | 2 | | μS | | OVP Trip voltage Level | | V <sub>FB_OVP</sub> | | 4.19 | | V | | De-bounce Cycle | | $T_{D\_FBOVP}$ | | 8 | | Cycle | <sup>\*:</sup> Guaranteed by design. Fig. 2 V<sub>COMP</sub> vs. PWM Frequency # **Application Information Operation Overview** As long as the requirement for green power becomes a trend and the power saving is getting more and more important for the switching power supplies and switching adaptors, the traditional PWM controllers are not able to support such new requirements. Due to the cost and size limit, the PWM controller designer is bound to integrate with more functions to reduce the external part counts. The LD5763K3 is ideal for these applications. Its detailed features are described as below. # Internal High-Voltage Startup Circuit and Under Voltage Lockout (UVLO) The traditional circuit provides the startup current through a startup resistor to power up the PWM controller. However, it consumes much significant power to meet the current power saving requirement. In most cases, startup resistors carry larger resistance and spend more time to start up. To achieve the optimized topology, as shown in Fig. 9, LD5763K3 is implemented with a high-voltage startup circuit for such requirement. At startup, the high-voltage current source sinks current of AC line/or neutral to provide startup current and charge the capacitor C1 connected to VCC. At the startup transient, the HV current will supply around 3mA to VCC capacitor until this VCC voltage reaches the UVLO threshold VCC. By using such configuration, the turn-on delay time will be almost same no matter under low-line or high-line conditions. As VCC trips UVLO(OFF), HV pin will recharge VCC capacitor till VCC voltage rises back to UVLO(ON) again. Since then, HV pin would no longer charge the capacitor and instead, send a gate drive signal to draw supply current for VCC from the auxiliary winding of the transformer. That minimizes the power loss on the start-up circuit successfully. An UVLO comparator is embedded to detect the voltage across the VCC pin to ensure the supply voltage enough to power on the LD5763K3 and in addition, to drive the power MOSFET. As shown in Fig. 10, a hysteresis is provided to prevent shutdown from the voltage dip during startup. The turn-on and turn-off threshold level are set at 16V and 8.5V, respectively. #### **Brown in/out Protection** The LD5763K3 features burn-in/out function on HV pin. As the built-in comparator detects the half wave rectify line voltage condition, it will shut off the controller to prevent from any damage. Fig. 11 shows the operation. When $V_{HV} < HVBO$ , the gate output will remain off even when the VCC already reaches UVLO(ON). It therefore forces the VCC hiccup between UVLO(ON) and UVLO(OFF). Unless the line voltage rises over HVBI $V_{AC}$ , the gate output will not start switching even as the next UVLO(ON) is tripped. A hysteresis is implemented to prevent the false-triggering during turn-on and turn-off. Fig. 11 # Current Sensing, Leading-Edge Blanking and the Negative Spike on CS Pin The typical current mode PWM controller feedbacks both current signal and voltage signal to close the control loop and achieve regulation. The LD5763K3 detects the primary MOSFET current across CS pin to control in peak current mode and also limit the pulse-by-pulse current. The maximum voltage threshold of the current sensing pin is set at 0.7V. Thus the MOSFET peak current can be calculated as: $$I_{PEAK (MAX)} = \frac{0.7V}{R_S}$$ A 310ns leading-edge blanking (LEB) time is designed in the input of CS pin to prevent false-triggering from the current spike. In the low power applications, if the total pulse width of the turn-on spikes is less than 310ns and the negative spike on the CS pin does not exceed -0.3V, the R-C filter (as shown in Fig. 12) is free to eliminate. 01/05/2021 However, the total pulse width of the turn-on spike is related to the output power, circuit design and PCB layout. It is strongly recommended to add a small R-C filter (as shown in Fig. 13) for larger power application to avoid the CS pin from being damaged by the negative turn-on spike. Fig. 12 Fig. 13 #### **Output Stage and Maximum Duty-Cycle** A CMOS buffer with output stage of typical 250mA driving capability is incorporated to drive a power MOSFET directly. The maximum duty-cycle of LD5763K3 is limited to 78% to avoid the transformer saturation. #### Voltage Feedback Loop The voltage feedback signal is provided from the TL431 on the secondary side through the photo-coupler to the COMP pin of LD5763K3. Similar to UC384X, its input stage is with a diode voltage offset to feed the voltage divider with 1/2.5 ratio, that is, $$V_{CS(PWM_{COMPARATOR})} = \frac{1}{2.5} \times V_{COMP}$$ A pull-high resistor is embedded internally to optimize the external circuit. #### **Internal Slope Compensation** A fundamental issue of current mode control is the stability problem when its duty-cycle is operated for more than 50%. To stabilize the control loop, the slope compensation is required in the traditional UC384X design by injecting the ramp signal from the RT/CT pin through a coupling capacitor. LD5763K3 has internal slope compensation circuit to simplify the external circuit design. #### Oscillator and Switching Frequency The LD5763K3 fixes the switching frequency at 80kHz internally to optimize its performance in EMI, thermal treatment, component sizes and transformer design. #### **Dual-Oscillator Green-Mode Operation** There are many different topologies has been implemented in different chips for the green-mode or power saving requirements such as "burst-mode control", "skipping-cycle mode", "variable off-time control "...etc. The basic operation theory of all these approaches intended to reduce the switching cycles under light-load or no-load condition either by skipping 01/05/2021 some switching pulses or reduce the switching frequency. By using LD proprietary dual-oscillator technique, the green-mode frequency can be well controlled and further to avoid the generation of audible noise. #### Frequency Swapping The LD5763K3 is built in with frequency swapping function, which makes it easy for the power supply designers to optimize EMI performance and system cost. The frequency swapping is internally set for $\pm 8\%$ . #### **On/Off Control** Pulling COMP pin below ZDC will immediately disable the gate output of LD5763K3. Remove the pull-low signal to reset it. #### Over Power Protection (OPP) - Auto Recovery To protect the circuit from being damaged during over load condition and short or open loop condition, the LD5763K3 is implemented with smart OPP function. LD5763K3 features auto recovery function of it, see Fig. 14 for the waveform. In the example of the fault condition, the feedback system will force the voltage loop enter toward the saturation and then pull the voltage high on COMP pin ( $V_{\text{COMP}}$ ). As the $V_{\text{COMP}}$ ramps up to the OPP tripped level and stays for more than the OPP delay time, the protection will be activated and then turn off the gate output to stop the switching of power circuit. The OPP delay time is set by internal high frequency counter. It is to prevent the false triggering from the power-on and turn-off transient. A divide-2 counter is implemented to reduce the average power under OPP behavior. As soon as OPP is activated, the output will be latched off and the divide-2 counter will start to count the number of UVLO(OFF). The latch will not be released until the 3<sup>rd</sup> UVLO(OFF) point is counted, after that the output will resume to switch again. With the protection mechanism, the average input power will be minimized, so that the component temperature and stress can be controlled within the safe operating area. Fig. 14 # OVP (Over Voltage Protection) on VCC – Auto Recovery The $V_{GS}$ ratings of the nowadays power MOSFETs are mostly with 30.5V maximum. To protect the $V_{GS}$ from the fault condition, LD5763K3 is implemented with OVP function on VCC. As the VCC voltage is larger than the OVP threshold voltage, it will shut off the output gate drive circuit simultaneously and stop switching the power MOSFET. # Adjustable Over Power Compensation on CS Pin In general, the power converter can deliver more current at high input voltage than the low input voltage. To compensate this, an offset voltage is added to the CS signal by an internal current source (IOPP) and an external resistor (ROPP) in series between the sense resistor (RS) and the CS pin, as shown in Fig. 15. By choosing the value of the resistor in series with the CS pin, the amount of compensation can be adjusted. The value of IOPP depends on the duty cycle of OUT pin. The equation of IOPP is decreased as: $$I_{OPP} = \begin{cases} 1500 \text{uA} (0.5 - \text{Duty}), & 0.2 < \text{Duty} < 0.5 \\ 0 \text{µA}, & \text{Duty} \ge 0.5 \\ 450 \text{µA}, & \text{Duty} \le 0.2 \end{cases}$$ Since in light load conditions this offset is in the same order of magnitude as the current sense signal, it must be removed. Therefore the compensation current is only added when the COMP voltage is higher than 1.8V, as shown in Fig. 15. On-Chip OTP - Auto Recovery An internal OTP circuit is embedded inside the LD5763K3 to provide the worst-case protection for this controller. When the chip temperature rises higher than the trip OTP level, the output will be disabled until the chip is cooled down below the hysteresis window. # Over Voltage Protection on FB Pin (FB\_OVP) – Auto Recovery An output overvoltage protection is implemented in the LD5763K3. The auxiliary winding voltage can be reflected from secondary winding, in which the FB pin voltage is proportional to output voltage during the gate off time. OVP is worked by sensing the auxiliary voltage via the divided resistors R2, referring to Fig. 16. The equation of FB OVP is shown as follows. $V_{FB\_OVP}$ is the FB pin OVP trip voltage level. $V_a$ is the auxiliary winding voltage which reflects from the forward voltage $V_F$ of Schottky diode and output voltage $V_O$ . $N_S$ is turns ration of secondary-side winding. If $V_{\text{FB}}$ overs the FB\_OVP trip level, the internal counter starts counting 8 cycles, and then LD5763K3 goes to auto recovery. # Over Temperature Protection on CS Pin (CS OTP) - Auto Recovery LD5763K3 is implemented over temperature protection on CS pin which senses voltage to determine NTC status during gate off region. As $V_{CS}$ is greater than 0.65V and continues for 16 cycles, CS\_OTP is triggered, than LD5763K3 is in auto recovery. # Pull-Low Resistor on the Gate Pin of MOSFET The LD5763K3 consists of an anti-floating resistor with OUT pin to protect the output from damage in abnormally operation or condition due to false triggering of MOSFET. Even so, we still recommend adding an external one at the MOSFET gate terminal to provide more protection in case of disconnection of gate resistor R<sub>G</sub> during power-on. 01/05/2021 In such single-fault condition, as shown in Fig. 17, the resistor R8 can provide a discharge path to avoid the MOSFET from being false-triggered by the current through the gate-to-drain capacitor $C_{GD}$ . Therefore, the MOSFET should be always pulled low and placed in the off-state as the gate resistor is disconnected or opened in any case. through $C_{\text{GD}}$ , if $R_{\text{G}}$ is disconnected. Fig. 17 #### Protection Resistor on the Hi-V Path In some other Hi-V process and design, there may be a parasitic SCR caused around HV pin, VCC and GND. As shown in Fig. 18, a small negative spike on the HV pin may trigger this parasitic SCR and cause latch-up between VCC and GND. It may damage the chip because of the equivalent short-circuit induced by such latch-up behavior. Leadtrend's proprietary of Hi-V technology will eliminate parasitic SCR in LD5763K3. Fig. 19 shows the equivalent Hi-V structure circuit of LD5763K3 so that LD5763K3 is more capable to sustain negative voltage than similar products. However, a $70 \mathrm{K}\Omega$ resistor is recommended to add in the Hi-V path to play as a current limit resistor as a negative voltage is applied. Negative-triggered Parasitic SCR. Small negative spike on HV pin will cause the latchup between VCC and GND. Fig. 18 Fig. 19 #### **V<sub>CC</sub>** Holding Mode When the $V_{CC}$ voltage is lower than the $V_{HD}$ (9.5V, $V_{CC}$ holding mode between 9.5V-10.2V), the gate will be forced to turn on and making $V_{CC}$ voltage rise. $V_{CC}$ holding mode avoids $V_{CC}$ dropping to UVLO(off) in quick feedback system. See Fig. 20 for its operation. # Package Information SOP-8 | | Dimensions in Millimeters | | Dimensions in Inch | | | |--------|---------------------------|-------|--------------------|-------|--| | Symbol | MIN | MAX | MIN | MAX | | | А | 4.801 | 5.004 | 0.189 | 0.197 | | | В | 3.810 | 3.988 | 0.150 | 0.157 | | | С | 1.346 | 1.753 | 0.053 | 0.069 | | | D | 0.330 | 0.508 | 0.013 | 0.020 | | | F | 1.194 | 1.346 | 0.047 | 0.053 | | | Н | 0.178 | 0.254 | 0.007 | 0.010 | | | 1 | 0.102 | 0.254 | 0.004 | 0.010 | | | J | 5.791 | 6.198 | 0.228 | 0.244 | | | M | 0.406 | 1.270 | 0.016 | 0.050 | | | θ | 0° | 8° | 0° | 8° | | ### **Revision History** | REV. | Date | Change Notice | |------|------------|------------------------| | 00 | 01/05/2021 | Original Specification | #### **Important Notice** Leadtrend Technology Corp. reserves the right to make changes or corrections to its products at any time without notice. Customers should verify the datasheets are current and complete before placing order.